## **Chip Modelling**

**Processor Design** 



Name - Tushar Vats

Date- 20/9/2025

## Introduction

Chip design is a crucial part of electronic devices that involves converting hardware descriptions written in languages like Verilog into functional circuits. This process covers the detailed specifications of the design and its practical applications. Typically, the chips we will design operate at frequencies around 100 to 200 megahertz, balancing performance with practical use in real-world devices.

## **Summary**

A testbench code is run in C language using the GCC compiler(compiler of c in linux) which produces an O0 optimization level, while the same testbench run in another compiler (such as C Model) shows an O1 optimization level. When the O0 and O1 levels are equal, the chip specifications freeze.



A soft copy of the hardware is created using Verilog, representing basic gates like AND and OR. A testbench is applied to this soft hardware model, which produces output at the RTL (O2) architectural level. When the output at the O1 compiler level matches the O2 RTL output, it indicates that the design specifications are consistent.



- In Verilog design, there are two main components: processors and IPs/peripherals.
- Processors operate at the gate-level synthesis (Synth P1).
- IPs and peripherals include macros, which are synthesized at the RTL level.
- Analog IPs represent functional RTL designs and usually operate with binary values of 1s and 0s.
- This hierarchical organization helps in managing complex system designs efficiently.

Verilog Primitives - Verilog primitives are the basic, built-in logic gates and components provided by the Verilog language for hardware design, such as and, or, not, nand, nor, xor, and xnor gates. These primitives represent fundamental building blocks used to create more complex digital circuits in gate-level modeling.

In SoC design, GPIO (General Purpose Input/Output) integration involves embedding GPIO controllers within the chip for flexible input and output functions. When a testbench code is applied to the integrated GPIOs which is called O3, achieving equal outputs at optimization levels O1, O2, is critical to ensure consistent chip functionality and avoid specification mismatches that could cause failures or freezes.



What is the difference between microprocessors and microcontrollers?

A microcontroller is a microprocessor integrated with essential on-chip components such as analog pins, memory, and peripherals, forming a complete system-on-chip (SoC) designed for specific embedded applications.

The GDSII (Graphical Data Stream Information Interchange) file is sent for Design Rule Check (DRC) and Layout Versus Schematic (LVS) verification to ensure connectivity and design correctness. After passing these checks, the design is sent to the semiconductor foundry, a process called **tapeout**. The completed chips formed after fabrication following tapeout are known as the **tape-in** stage.



Here is a corrected and clear version of your sentence:

The testbench code is then applied to the chip received after the tape-in process, resulting in an output called O4; all outputs O1, O2, O3, and O4 should be equal to ensure consistent chip performance.



This Full Process takes about 14-16 Months.